Detail of a work
Tweet | |
M. Hashimoto, Y. Nakazawa, R. Doi, and J. Yu, "Interconnect Delay Analysis for RRAM Crossbar Based FPGA (Invited)," Proceedings of IEEE Computer Society Annual Symposium on VLSI (ISVLSI), July 2018. | |
ID | 479 |
分類 | 国際会議 |
タグ | analysis crossbar delay fpga interconnect invited rram |
表題 (title) |
Interconnect Delay Analysis for RRAM Crossbar Based FPGA (Invited) |
表題 (英文) |
|
著者名 (author) |
M. Hashimoto,Y. Nakazawa,R. Doi,J. Yu |
英文著者名 (author) |
M. Hashimoto,Y. Nakazawa,R. Doi,J. Yu |
キー (key) |
M. Hashimoto,Y. Nakazawa,R. Doi,J. Yu |
定期刊行物名 (journal) |
Proceedings of IEEE Computer Society Annual Symposium on VLSI (ISVLSI) |
定期刊行物名 (英文) |
|
巻数 (volume) |
|
号数 (number) |
|
ページ範囲 (pages) |
|
刊行月 (month) |
7 |
出版年 (year) |
2018 |
Impact Factor (JCR) |
|
URL |
|
付加情報 (note) |
|
注釈 (annote) |
|
内容梗概 (abstract) |
|
論文電子ファイル | pdf (application/pdf) [一般閲覧可] |
BiBTeXエントリ |
@article{id479, title = {Interconnect Delay Analysis for {RRAM} Crossbar based {FPGA} (Invited)}, author = {M. Hashimoto and Y. Nakazawa and R. Doi and J. Yu}, journal = {Proceedings of IEEE Computer Society Annual Symposium on VLSI (ISVLSI)}, month = {7}, year = {2018}, } |