# **Trade-off Analysis between Timing Error Rate and Power Dissipation for Adaptive Speed Control with Timing Error Prediction**

Hiroshi Fuketa†<sup>∗</sup> , Masanori Hashimoto†<sup>∗</sup> , Yukio Mitsuyama†<sup>∗</sup> , and Takao Onoye†<sup>∗</sup> †Dept. Information Systems Engineering, Osaka University, JAPAN ∗JST, CREST E-mail: {fuketa.hiroshi, hasimoto, mituyama, onoye}@ist.osaka-u.ac.jp

**Abstract— Timing margin of a chip varies chip by chip due to manufacturing variability, and depends on operating environment and aging. Adaptive speed control with timing error prediction is a promising approach to mitigate the timing margin variation, whereas it inherently has a critical risk of timing error occurrence when a circuit is slowed down. This paper presents how to evaluate the relation between timing error rate and power dissipation in self-adaptive circuits with timing error prediction. The discussion is experimentally validated using a 32-bit ripple carry adder in subthreshold operation in a 90nm CMOS process. We show a trade-off between timing error rate and power dissipation, and reveal the dependency of the trade-off on design parameters.**

#### I. INTRODUCTION

Circuit speed is becoming more sensitive to manufacturing variability, operating environment, such as supply voltage and temperature, and aging due to NBTI (negative bias temperature instability) and HCI (hot carrier injection). Thus, timing margin of a chip varies chip by chip due to manufacturing variability, and it also depends on its operating environment and age. For a certain chip, a large timing margin exists and it is desirable to slow down the chip for reducing power dissipation with dynamic voltage scaling or body biasing. In an operating condition, the timing margin is not enough and the circuit should be speeded up. The adaptive speed control is believed to be a promising approach to retain sufficient timing margin. To sense the timing margin, critical path replica [1] has been traditionally used. However, its efficiency is deteriorating because the performance difference between the replica and the actual critical path is significant due to increasing within-die variation. To more efficiently sense the timing margin, in-situ techniques have been studied [2–5]. However, this scheme inherently involves a critical risk of timing error occurrence. When the circuit is slowed down, it is not possible to perfectly predict whether the enough timing margin exists after slowed down.

"Razor I" in [2] and "Razor II" [3] detect timing errors with a delayed clock in a processor and correct the errors using extra recovery logic or re-execution of instructions. They control supply voltage monitoring the timing error rate and reduce power dissipation. The error recovery is performed exploiting a function commonly implemented in processors, and hence it is not easy to apply it to general sequential circuits. On the other hand, "Canary Flip-Flop" [4] and "Defect Prediction Flip-Flop (DPFF)" [5] have been proposed that aim not to detect timing errors but to predict them. When the timing margin is not enough, they capture wrong values, whereas the main flip-flops capture correct values. The difference of captured values gives a timing warning. Timing error prediction is superior to timing error detection in terms of applicability since error recovery mechanism is not necessary as long as a timing warning can be generated before a timing error occurs.

When canary FF is used for adaptive speed control, a timing error can not be completely eliminated, which is believed to be a critical problem that prevents a practical use. When a circuit is slowed down, a timing error could occur before a timing warning emerges. To practically use the adaptive speed control with canary FF, the occurrence of timing errors must be systematically and quantitatively estimated, and designers have to guarantee that the frequency of timing error is lower than the specification. We know an argument that a timing error is definitely unacceptable even though its frequency is extremely low such as once per ten years. However, we believe that when the occurrence of timing error is very low, some systems could accept the errors. For example, video decoding for TV and video recording for security monitoring can accept an error per day, since a small piece of image degradation in a short time is not a problem. Furthermore, strictly speaking, even though fabricated chips are shipped after testing, the timing error occurrence has not been verified to be zero, because the number of test patterns and environmental conditions are limited.

This paper proposes a framework that systematically evaluates the occurrence of timing errors. With the proposed framework, we explore the design space of the adaptive speed control with canary FF and reveal how the error occurrence depends on design parameters. We also examine the relationship between the error occurrence and power dissipation, and demonstrate how much additional power dissipation is necessary to reduce the timing error occurrence. This is a first work that explicitly studies how to evaluate and assure the error occurrence in selfadaptive circuits comprehensively, as far as the authors know. The discussion is experimentally validated using a 32-bit ripple carry adder in subthreshold operation in a 90nm CMOS process. The performance of a subthreshold circuit is sensitive to temperature, and the adaptive speed control for temperature is used for experimental validation in this paper.

The remainder of this paper is organized as follows. Section II describes the adaptive circuit delay and power control system with canary FF. In Section III, we discuss the systematic evaluation of power dissipation and timing error rate. Section IV demonstrates the experimental results, and finally Section V concludes this paper.



Fig. 1. Adaptive speed control with canary FF.

## II. ADAPTIVE SPEED CONTROL WITH CANARY FF

Figure 1 shows a circuit that adaptively controls the speed and power dissipation using a warning signal generated by a canary FF. The canary FF consists of a normal flip-flop, a delay buffer and a comparator (XOR gate). When the timing margin is gradually decreasing, a timing error occurs at the canary FF before the main FF captures a wrong value thanks to the delay buffer, which enables us to predict that the timing margin of the main FF is not large enough. A warning signal is generated to predict the timing errors, and it is monitored during a specified period. Once a warning signal is observed, the circuit is controlled to speed up. If no warning signals are observed during the monitoring period, the circuit is slowed down for power reduction. This speed control overcomes the variation of the timing margin which is different chip by chip and varies depending on operating condition and aging.

Even though the canary FF is well configured to generate the warning signal, the occurrence of timing error can not be reduced to zero. This is because when critical paths are not activated for a long time in the circuit operation, the circuit might be slowed down too much. If a critical path is activated in this condition, a timing error necessarily happens. To reduce the error occurrence, we have to examine and tune the following design parameters.

- location where canary FF should be inserted
- delay time of the delay buffer in canary FF
- monitoring period
- fineness of the speed control

In this paper, we examine how the error occurrence depends on the design parameters, and demonstrate that the optimal parameters vary depending on the required error frequency. To do this, the next section discusses how to estimate the timing error occurrence.

# III. SYSTEMATIC EVALUATION OF POWER DISSIPATION AND TIMING ERROR RATE

#### A. Assumed system and notations

We here assume that the speed is controlled digitally in Fig. 1, because discrete supply voltage and body bias voltage are often generated and used [1, 6]. We, in this paper, assume that the speed can be changed without additional power dissipation just for simplicity, although its consideration is straightforward in our analysis.

In this paper, a term "speed level" is used to express how fast or slow the circuit is controlled. Let *l* be the speed level, and higher *l* means that the circuit is controlled to be faster. The maximum and minimum levels  $l_{\text{max}}$  and  $l_{\text{min}}$  are given. The system starts with  $l = l_{\text{max}}$ , and when no warning signals are observed during the monitoring period, *l* is decremented by one and the circuit is slowed down. Once a warning signal is observed, *l* is incremented by one, and the circuit is speeded up.

We define the following design parameters.

- *i*: the location of the canary FF, where the canary FF is inserted to *i th* FF. In this paper, we insert only one canary FF.
- *D<sub>d</sub>*: the buffer delay in the canary FF.
- *N<sub>mon</sub>*: the monitoring period of the warning signal.

The system requirements are often given by

- $P_{\text{ow, avg}}$ : the average power dissipation.
- *N<sub>err</sub>*: the average interval (cycles) between the timing errors, which is directly related to the timing error rate.
- $T_c$ : the clock period.

## B. Probabilities of Warning Signals and Timing Errors

The timing margin varies depending on operating conditions, such as supply voltage, temperature and aging, and the conditions change with various time span, for example aging is often evaluated by year, and temperature changes in seconds. In this paper, a parameter *X* denotes the operating condition under consideration.

To evaluate the occurrence probabilities of the warning signal and timing error, we introduce path activation probabilities  $P_i$  and  $P_{all}$ . Let  $P_i(t, l, X)$  be a probability that at least one of the paths terminating at the  $i^{th}$  FF whose delays are larger than  $t$ is activated.  $P_i$  depends on speed level  $l$  and condition  $X$ . Let  $P_{all}(t, l, X)$  be a probability that at least one path in a circuit whose delay is larger than  $t$  is activated in a cycle.  $P_{all}$  also depends on speed level *l* and condition *X*. *Pi* and *P*all are dependent on the circuit structure, and the following discussion assumes that they are given.

When a canary FF is inserted at the *i th* FF, the occurrence probability of a warning signal at speed level *l* and condition  $X, P_w(l, X)$ , can be expressed as

$$
P_w(l, X) = P_l(T_c - D_d, l, X) - P_l(T_c, l, X), \tag{1}
$$

where  $D_d$  is the buffer delay in the canary FF and  $T_c$  is the clock period.

 $P_d(l, X)$  is a probability that at least one warning signal is detected during monitoring period (cycles) *Nmon* and can be expressed as

$$
P_{\rm d}(l, X) = 1 - (1 - P_w(l, X))^{N_{mon}}.
$$
 (2)

We define  $P_{\text{err}}(l, X)$  as a probability that timing errors occur in a cycle at speed level *l* and condition *X* when the clock cycle is  $T_c$ .  $P_{\text{err}}(l, X)$  can be express as

$$
P_{\rm err}(l, X) = P_{\rm all}(T_c, l, X). \tag{3}
$$

*P*err is used for calculating the timing error rate, which will be explained in Section III-C.



Fig. 2. Speed level transition.

## C. Modeling of the System

From now, we explain how to evaluate the timing error rate and the power dissipation of the adaptive speed control circuits with canary FF. Figure 2 shows the transition of the speed level. Once a warning signal is observed, *l* is incremented by one. When no warning signals are observed during the monitoring period, *l* is decremented by one.

The next speed level is determined by the present speed level and by the detection of the warning signal. This means that the speed level transition satisfies Markov property. Then, transition matrix **P** can be expressed as

$$
\mathbf{P} = \begin{bmatrix} P_{\rm d}(l_{\rm max}) & 1 - P_{\rm d}(l_{\rm max}) & 0 & \cdots \\ P_{\rm d}(l_{\rm max} - 1) & 0 & 1 - P_{\rm d}(l_{\rm max} - 1) & \cdots \\ \vdots & \vdots & \vdots & \ddots \\ 0 & 0 & 0 & \cdots \\ 0 & 0 & 0 & \cdots \end{bmatrix}
$$
  
\n... 
$$
\begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ \vdots & \vdots & \vdots \\ 0 & 0 & 0 \\ \vdots & \vdots & \vdots \\ 0 & 0 & 1 - P_{\rm d}(l_{\rm min} + 1) \end{bmatrix}, \quad (4)
$$
  
\n... 
$$
\begin{bmatrix} P_{\rm d}(l_{\rm min} + 1) & 0 & 1 - P_{\rm d}(l_{\rm min} + 1) \\ 0 & P_{\rm d}(l_{\rm min}) & 1 - P_{\rm d}(l_{\rm min}) \end{bmatrix}
$$

where the  $i^{th}$  row and column of **P** correspond to speed level  $l_{\text{max}} - i + 1$ .

Let  $\pi(n)$  be a state probability distribution vector in *n*-th time step,

$$
\pi(n) = \pi(n-1)\mathbf{P}.\tag{5}
$$

We define  $\pi^{\infty}$  as a steady state distribution obtained by  $n \to \infty$ and define  $\pi$ <sub>*l</sub>*(*X*) as a steady state probability of being at speed</sub> level *l* at condition *X*.  $\pi^{\infty}$  can be expressed as

$$
\pi^{\infty} = \pi^{\infty} \mathbf{P},\tag{6}
$$

where

$$
\pi^{\infty} = \left[ \begin{array}{cc} \pi_{l_{\max}}(X) & \pi_{l_{\max}-1}(X) & \cdots \pi_{l_{\min}}(X) \end{array} \right]. \tag{7}
$$

 $\pi^{\infty}$  can be obtained with (6) and the relation below.

$$
\sum_{j=l_{\min}}^{l_{\max}} \pi_j(X) = 1.
$$
 (8)

Periods (# cycles) of being at a certain speed level are not always the same because the speed level changes immediately once a warning signal is observed. This means that  $\pi_l$  is not directly related to actual time. Hence, the duration at each level, which is suitable to evaluate the timing error rate and



Fig. 3. Conversion from state-based probability to time-based probability.

the power dissipation, must be computed from  $\pi$ . We here introduce  $N_{rem}(l, X)$ , which means the average cycle of a single stay at level *l*.  $N_{rem}(l, X)$  can be expressed as

$$
N_{rem}(l, X) = P_w(l, X) \sum_{j=0}^{N_{mom}-1} (j+1)(1 - P_w(l, X))^j
$$
  
+ N\_{mon} \cdot (1 - P\_w(l, X))^{N\_{mon}}. (9)

Figure 3 explains the conversion from the state probability to the "time"-based probability, which is defined with the stay time at each level. We define  $P_{time}(l, X)$  as a time-based probability of being at speed level  $l$  at condition  $X$ , and it can be expressed as

$$
P_{\text{time}}(l, X) = \frac{N_{rem}(l, X) \cdot \pi_l(X)}{\sum_{j=l_{\text{min}}}^{l_{\text{max}}} N_{rem}(j, X) \cdot \pi_j(X)}.
$$
(10)

The expected power dissipation of the system with canary FF is

$$
P_{\text{ow, avg}}(X) = \sum_{j=l_{\text{min}}}^{l_{\text{max}}} P_{\text{ow}}(j, X) \cdot P_{\text{time}}(j, X), \quad (11)
$$

where  $P_{ow}(l, X)$  is the power dissipation at speed level *l* and condition *X*.

As a metric of timing error rate, we introduce average interval between timing errors, *Nerr*, which is defined similarly to MTBF (Mean Time Between Failure). MTBF is defined as

MTBF = 
$$
\frac{\text{Operating time}}{\text{Number of failures}}.
$$
 (12)

According to the MTBF definition, *Nerr* can be expressed as

$$
N_{err}(X) = \frac{\sum_{j=l_{\min}}^{l_{\max}} N_{rem}(j,X) \cdot \pi_j(X)}{\sum_{j=l_{\min}}^{l_{\max}} N_{rem}(j,X) \pi_j(X) \cdot P_{err}(j,X)},
$$
(13)

where  $P_{\text{err}}$  is a probability that timing errors occur in a cycle (See Eq. (3)). The numerator in (13) represents an expected stay time in a state and the denominator is the number of the timing errors occurring during the time.

From the above discussion, we can calculate average power dissipation *P*ow, avg and average interval between timing errors  $N_{err}$  from given path activation probabilities  $P_i$ ,  $P_{all}$  and power dissipation *P*ow at each speed level and condition.

This section experimentally validates the discussion in Section III.

## A. Experimental Setup

We use a 32-bit ripple carry adder (RCA) in subthreshold operation in a 90nm CMOS process for experiments. The RCA consists of series-connected 32 full adders (FAs) and the output of RCA is  $S[0] - S[32]$ , where  $S[32]$  is the most significant bit. The RCA operates at  $V_{DD} = 300$  mV and the speed control is implemented by body biasing. Speed level  $l = 0$  indicates zero body bias, and both forward and reverse biasing are considered. The performance of a subthreshold circuit is sensitive to temperature, and we focus on the adaptive speed control for temperature in this experiment. From now, we use temperature *Temp* as condition *X* described in Section III, and we consider a temperature variation from  $0^{\circ}$ C to 80<sup>°</sup>C. The clock period  $T_c$ is 100ns (10MHz). The overhead in time and energy to change the speed level is not considered for simplicity.

#### **A.1** Model of  $P_i$ ,  $P_{all}$  and  $P_{ow}$

The analysis of the timing error occurrence in Section III requires  $P_i$ ,  $P_{all}$  and  $P_{ow}$ , and we here assume that they are given as closed-form expressions below. The expressions are derived by numerical fitting based on circuit simulations with a 90nm CMOS technology. As for the appropriateness of the expressions, please see Appendix. Note that  $P_i$ ,  $P_{all}$  and  $P_{ow}$  do not have to be expressed analytically and/or continuously, and the analysis can be carried out with histograms or piece-wise linear expressions.

$$
P_i(t, l, Temp) = \begin{cases} \left(\frac{1}{2}\right)^{\frac{t}{D_c(l, Temp)}} & (t \leq i \cdot D_c) \\ 0 & (t > i \cdot D_c), \end{cases}
$$
(14)

$$
P_{\text{all}}(t, l, Temp) = \begin{cases} (32 - \frac{t}{D_c(l, Temp)}) \times \\ P_{32}(t, l, Temp) & (t \le 31D_c) \\ P_{32}(t, l, Temp) & (t > 31D_c) \end{cases}
$$
 (15)

where  $D_c$  is the delay from carry-in to carry-out of a single FA.  $D_c$  and buffer delay  $D_d$  are dependent on the speed level and the temperature as well.

$$
D_c(l, Temp) = D_{c0} \cdot \gamma^l \cdot 0.85^{\frac{Temp - 25}{10}}, \qquad (16)
$$

$$
D_d(l, Temp) = D_{d0} \cdot \gamma^l \cdot 0.85^{\frac{Temp - 25}{10}}, \qquad (17)
$$

where  $D_{c0}$  and  $D_{d0}$  are the delays at  $l = 0$  and  $Temp = 25^{\circ}\text{C}$ . γ means the delay become  $γ$  (< 1) times shorter when speed level *l* is incremented by one.

The power dissipation of the RCA,  $P_{\text{ow,rea}}(l,Temp)$ , is

$$
P_{\text{ow, rca}}(l, Temp) = P_{\text{ow0, rca}} \times 0.5 \times (1 + 1.35^{\frac{Temp - 25}{10}} \cdot \beta^l), \tag{18}
$$

where  $P_{ow0, \text{rca}}$  is the power dissipation at  $l = 0$  and  $Temp =$ 25°C.  $\beta$  means that the power dissipation become  $\beta$  (> 1) times higher when speed level *l* is incremented by one. The power dissipated by the delay buffer is assumed to linearly increase according to the delay time. When the delay is 1ns at  $l = 0$  and



Fig. 4. Ave( $P_{\text{OW,avg}}$ ) versus min( $N_{err}$ ) with various buffer delays  $D_{d0}$ . Each dot corresponds to different configuration of buffer delay.  $(N_{mon} = 10^8,$  $\gamma = 0.85$ ,  $\beta = 1.25$ . Ave( $P_{\text{ow,avg}}$ ) is normalized by that at  $l = 0$  and  $Temp = 25^{\circ}C.$ ).

 $Temp = 25^{\circ}\text{C}$ , the power overhead is 0.2 % of the RCA. Thus, *P*ow is expressed as

$$
P_{\text{ow}}(l, Temp) = P_{\text{ow, rca}}(l, Temp) \times (1 + D_{d0} \times 10^9 \times 0.002).
$$
\n(19)

## **A.2 Evaluation Setup**

We show a trade-off between the average interval between the timing errors *Nerr*(*Temp*) and the power dissipation *P*ow,avg(*Temp*), and reveal the dependency of the trade-off on design parameters. Both *Nerr*(*Temp*) and *P*ow,avg(*Temp*) vary depending on the temperature. To conservatively evaluate the error rate, we sweep the temperature from  $0^{\circ}C$  to  $80^{\circ}C$  by  $1^{\circ}C$ , and the worst *Nerr*, min(*Nerr*), is evaluated. As for power dissipation, we evaluate the average of  $P_{\text{ow,avg}}$  from 0°C to 80°C, ave $(P_{\text{ow, avg}})$ .

We evaluate the dependency of the trade-off between  $min(N<sub>err</sub>)$  and ave $(P<sub>ow,ave</sub>)$  on design parameters; canary FF position *i*, buffer delay  $D_{d0}$ , monitoring period  $N_{mon}$ , and speed control fineness  $γ$  and  $β$ .

Larger *Nmon* could deteriorate the adjustment response to the temperature change, whereas the timing error is less likely to happen. In this paper, considering the speed of temperature change, we choose  $N_{mon}$  from  $10^7$  cycles (1 second) to  $10^9$ cycles (100 seconds). As for the resolution of speed control, we use two parameter sets  $\gamma = 0.85$ ,  $\beta = 1.25$  and  $\gamma = 0.96$ ,  $\beta = 1.06$ , where  $\gamma$  and  $\beta$  that are closer to 1 mean finer speed control.

## B. Results and Discussions

Figure 4 shows the relation between  $ave(P_{ow, avg})$  and  $\min(N_{err})$  when  $\gamma = 0.85$ ,  $\beta = 1.25$ , and  $N_{mon} = 10^8$  cycles. At each canary FF position, we changed buffer delay  $D_{d0}$  with 5ns step, and evaluated ave $(P_{ow, avg})$  and min $(N_{err})$ . The Y axis on the right side indicates the actual mean time between failures at 10MHz operation computed from *Nerr*. Figure 4 indicates that inserted location S[*i*] and buffer delay  $D_{d0}$  affect min( $N_{err}$ ) significantly, which means the optimal design parameters vary depending on the required error rate.

Figure 5 shows buffer delay  $D_{d0}$  and power dissipation ave( $P_{\text{ow,avg}}$ ) when a canary FF is inserted at S[2] to S[32]. Minimum buffer delay that makes min( $N_{err}$ ) larger than  $10^{14}$  cycles



Fig. 5. Minimum buffer delay  $D_{d0}$  and ave( $P_{\text{OW,avg}}$ ). A constraint that  $\min(N_{err})$  must be larger than  $10^{14}$  cycles is given.



Fig. 6. The probability of warning occurrence  $P_w$  as functions of the speed level ( $\gamma$  = 0.85, *Temp* = 30 °C).



Fig. 7. The probability of warning occurrence  $P_w$  and the error occurrence probability  $P_{\text{err}}$  ( $\gamma = 0.85$ ,  $Temp = 30$  °C).

is computed at each inserted location. In this case, S[8] and S[9] archive the minimum power dissipation.

Let us explain why the most power-efficient location is in lower bits using an example. We first review the dependence of  $P_w$  on the buffer delay and the inserted location of canary FF. Figure 6 shows  $P_w$  at each speed level *l* when  $Temp = 30^{\circ}\text{C}$ . Figure 6-(a) indicates that by increasing the buffer delay with the fixed inserted location of canary FF, the probability of warning occurrence can be increased, but warnings can occur at higher speed level at the same time. On the other hand, by inserting canary FF in the lower bits with the appropriate buffer delay, the probability of warning occurrence can be increased without increase in warning occurrence at higher speed level because the paths to the lower bits are more likely activated.

Figure 7 shows  $P_w$  and  $P_{err}$  at each speed level *l* when  $Temp = 30^{\circ}\text{C}$ . In this example, the timing error probability at  $l = 0$  is zero, and hence it is appropriate to assign the speed level to 0. On the other hand, a timing error hardly occurs at speed level  $l = -1$  as long as the probability of warning occurrence is much higher than the error occurrence probability, i.e.



Fig. 8. Dependency of ave $(P_{\text{ow,avg}})$  on speed control fineness  $\gamma$  (min( $N_{err}$ )>  $10^{14}$ ,  $N_{mon} = 10^8$  cycles).

 $P_w(-1, Temp) \gg P_{err}(-1, Temp)$ . In this case, it is acceptable to change the speed level to −1, which enables further power reduction while keeping the average interval between timing errors *Nerr* high enough.

Suppose a canary FF is inserted to S[32], which is the output of the critical path (Fig. 7-(a)). In this case, longer buffer delay is required to maintain the high ratio of  $P_w$  to  $P_{err}$  at speed level  $l = -1$ . For example, when buffer delay  $D_{d0}$  is 10ns,  $P_w$ becomes zero at *l* = 0 and speed level *l* can be −1. However, the ratio of  $P_w$  to  $P_{err}$  at speed level  $l = -1$  is small and is 7. Thus,  $N_{err}$  is only  $8 \times 10^9$  cycles. When we increase buffer delay  $D_{d0}$  to 39ns,  $N_{err}$  can be increased to above  $10^{14}$  cycles. However, in this case, warning signals are generated at  $l = 0$ and  $l = 1$ , which means the speed level l can be incremented to 2. The RCA likely operates at higher speed levels (1 and 2) than needed (0), which results in increase in power dissipation.

When a canary FF is inserted at S[9], which is the optimum location obtained in Fig. 5, the speed level is mostly controlled to  $-1$  and 0, and the upper levels are never used, because  $P_w$  is zero at  $l = 0$ . An important point is that the ratio of  $P_w$  to  $P_{err}$ at  $l = -1$  is very high and is > 10<sup>6</sup>. Thanks to this high ratio,  $N_{err}$  becomes larger than  $10^{14}$  cycles.

When a canary FF is inserted in upper bits, the speed level tends to be higher than needed, because the probability of warning occurrence becomes non-zero at the higher speed level. Thus, the power dissipation increases in region (a) in Fig. 5. On the other hand, when a canary FF is inserted in lower bits ((b) in Fig. 5), the speed level is controlled more appropriately, and the power dissipation decreases. With the power increase due to longer buffer delay, the power becomes minimum at S[9] in this case. Consequently, the most power-efficient insertion location is not the output of the critical path, but lower output bits.

Figure 8 shows the dependency on design parameters of speed control fineness  $\gamma$  and  $\beta$ . When  $\gamma$  and  $\beta$  are closer to 1, the speed can be controlled finely and the power dissipation decreases. Compared to  $\gamma = 0.85$ , the optimum inserted location moves to the upper bit in the case of  $\gamma = 0.96$ , because the power penalty by being controlled to the higher speed level than needed is small.

Figure 9 shows the dependency on monitoring period *Nmon*.  $N_{mon}$  is changed to  $10^7$  cycles (1 second),  $10^8$  cycles (10 seconds) and  $10<sup>9</sup>$  cycles (100 seconds), and minimum buffer delay that makes min( $N_{err}$ ) larger than  $10^{14}$  cycles is derived. The



Fig. 9. Dependency of ave(*P*ow,avg) on monitoring period *Nmon* (min(*Nerr*)>  $10^{14}$ ,  $\gamma = 0.85$ ,  $\beta = 1.25$ .).



Fig. 10. Comparison between two cases; (1) both inserted location and buffer delay are optimized and (2) insertion location is fixed to S[32] ( $\gamma = 0.85$ ,  $\beta = 1.25$ ,  $N_{mon} = 10^9$  cycles.).

total power dissipation ave $(P_{ow, avg})$  is shown in Fig. 9. Figure 9 indicates that the power dissipation can be reduced by lengthening *Nmon*. This is because the longer *Nmon* is, the smaller the possibility that no waning signals are generated during the monitoring period is. On the other hand, too large *Nmon* could deteriorate the adjustment response to the temperature change, which is not shown in Fig. 9.

Figure 10 shows two trade-off relations between  $ave(P_{ow, avg})$ and  $\min(N_{err})$ . The curve with closed squares corresponds to the optimal design case, which means the buffer delay and the inserted position are freely selected so that the power dissipation is minimized. For a comparison, we evaluated a trade-off in case that the inserted position is fixed to S[32], and this tradeoff is plotted with open squares. We can see that the power dissipation can be reduced by optimally selecting the inserted position as well as the buffer delay. Suppose that a constraint of  $\min(N_{err}) > 10^{14}$  is given. Inserting a canary FF at S[13] and adjusting the buffer delay reduce the power dissipation by 10% in comparison to inserting canary FF at S[32] on the critical path fixedly.

## V. CONCLUSION

In this paper, we discussed how to evaluate the relation between the timing error rate and the power dissipation in selfadaptive circuits with timing error prediction. In the experiments using a 32-bit ripple carry adder in subthreshold operation, we demonstrated a trade-off between the timing error rate and the power dissipation. We also revealed that the trade-off depends on design parameters and the optimal design parame-



Fig. 11. Correlation between simulation results and equations of  $P_i$  and  $P_{all}$  $(D_c(l = 0, Temp = 25^{\circ}\text{C}) = 2.8 \text{ns}).$ 



Fig. 12. Delay and power dissipation of RCA at various speed levels and temperature ( $\gamma = 0.85$ ,  $\beta = 1.25$ .)

ters vary depending on the required error rate and speed control fineness.

## APPENDIX

This appendix validates the closed-form expressions used for the experiments (Eqs. (14) to (18)). We first verify  $P_i$  and  $P_{all}$ . The points plotted in Fig. 11 correspond the probabilities obtained by logic simulation when five billions of random vectors are given. The lines of Eqs. (14) and (15) are well correlated with the simulation results. Figure. 12 shows the delay and power dissipation when the speed level and temperature are changed. The open symbols are circuit simulation results, and the closed symbols correspond to Eqs. (16) and (18). At each temperature and speed level, the error is acceptable.

#### ACKNOWLEDGEMENTS

This work is supported in part by New Energy and Industrial Technology Development Organization (NEDO) and VLSI Design and Education Center (VDEC).

#### **REFERENCES**

- [1] J. Kao, et al., "A 175-mV Multiply-Accumulate Unit Using an Adaptive Supply Voltage and Body Bias Architecture," *IEEE J. Solid-State Circuits*, vol.37, pp.1545–1554, Nov. 2002.
- [2] S. Das, et al., "A Self-Tuning DVS Processor Using Delay-Error Detection and Correction," *IEEE J. Solid-State Circuits*, vol.41, pp.792–804, Apr. 2006.
- [3] D. Blaauw, et al., "Razor II: In Situ Error Detection and Correction for PVT and SER Tolerance," in *Int. Solid-State Circuits Conference Dig. Tech. Papers*, pp.400–401, Feb. 2008.
- [4] T. Sato and Y. Kunitake, "A Simple Flip-Flop Circuit for Typical-Case Designs for DFM," in *Proc. Int. Symp. Quality Electronic Design*, pp.539– 544, Mar. 2007
- [5] T. Nakura, et al., "Fine-Grain Redundant Logic Using Defect-Prediction Flip-Flops," in *Int. Solid-State Circuits Conference Dig. Tech. Papers*, pp.402–403, Feb. 2007.
- [6] J. Tschanz, et al., "Adaptive Body Bias for Reducing Impacts of Die-to-Die and Within-Die Parameter Variations on Microprocessor Frequency and Leakage," *IEEE J. Solid-State Circuits*, vol.37, pp.1396–1402, Nov. 2002.